

# 3D INTEGRATION for VLSI SYSTEMS

edited by Chuan Seng Tan Kuan-Neng Chen Steven J. Koester





# 3D INTEGRATION for VLSI SYSTEMS



# 3D INTEGRATION for VLSI SYSTEMS

edited by Chuan Seng Tan Kuan-Neng Chen Steven J. Koester





Published by Pan Stanford Publishing Pte. Ltd. Penthouse Level, Suntec Tower 3 8 Temasek Boulevard Singapore 038988

E-mail: editorial@panstanford.com Web: www.panstanford.com

#### British Library Cataloguing-in-Publication Data

A catalogue record for this book is available from the British Library.

#### **3D Integration for VLSI Systems**

Copyright © 2012 by Pan Stanford Publishing Pte. Ltd. *All rights reserved.* 

All rights reserved. This book, or parts thereof, may not be reproduced in any form or by any means, electronic or mechanical, including photocopying, recording or any information storage and retrieval system now known or to be invented, without written permission from the Publisher.

For photocopying of material in this volume, please pay a copying fee through the Copyright Clearance Center, Inc., 222 Rosewood Drive, Danvers, MA 01923, USA. In this case permission to photocopy is not required from the publisher.

ISBN: 978-981-4303-81-1 (Hardcover) ISBN: 978-981-4303-82-8 (eBook)

### Preface

Three-dimensional (3D) integration has emerged as a critical performance enabler for integrated circuits, at a time when the microelectornics industry is faced with unprecedented scaling barriers, which have arisen both due to fundamental physics and economic constraints. 3D integration provides a mechanism for space transformation of the traditional planar implementation of integrated circuits into three-dimensional space. It therefore provides a pathway to extend geometrical scaling for further performance enhancement ("More Moore"), as well as provide functional diversification ("More than Moore") to improve higher-level system operation. At its core, 3D integration is simply the process of vertically stacking of circuits and forming electrical connections between them. Despite this seemingly simple concept, however, 3D integration involves significant development of many new technologies, from the basic processes and materials issues involved, to new approaches to system architectures, and it is the status and progress in these new areas that provide the focus of this book.

The advent of 3D integration is a direct result of relentless research in academia, research laboratories, and industry over the last 10 years. Today, 3D integration exists as a diverse set of stacking and vertical interconnection technologies that can take a multitude of forms, with the precise implementation depending on the applications. At the time of this writing, commercial 3D products already exist, including small form factor image sensors that include through silicon vias (TSV), and several announcements of future products, including 3D memory chips, have been made.

The concept of this book on 3D technology dates back to more than two years ago. At that time, an increasing number of publications and conferences had started to focus on 3D integration. At the end of an IEEE-sponsored International Workshop on Next Generation Electronics in Tainan, Taiwan, in November 2008, Pan Stanford Publishing (PSP) identified 3D integration as an important topic for book publication. While a few reference books on this emerging field already existsed, there was an urgent need to highlight more recent developments in a new book and the idea of this book was formed. Given the many varieties of 3D integration technologies and its large span in the semiconductor supply chain, we decided to edit a book with contributions from experts in academia, research laboratories, and industry. After careful planning, we identified and invited chapter contribution from an impressive line-up of highly qualified researchers. It took more than one full year for planning, writing, and editing.

The objective of this book is to present novel ideas in pre-packaging waferlevel 3D integration technologies. The book covers process technologies such as wafer bonding, through silicon via (TSV), wafer thinning and handling, infrastructures, integration schemes, design as well as providing a succinct

# vi Preface

outlook. All process technologies are carefully described and potential applications are listed. Technical challenges are also highlighted. This book is particularly beneficial to researchers or engineers who are already working or are beginning to work on 3D technology.

This book would not have been possible without a team of highly qualified and dedicated people. We are particularly grateful to Stanford Chong of PSP for initiating this undertaking and for providing his support. Rhamie Wahap and dedicated editorial staff at PSP worked alongside with us and provided us with the necessary editorial support. The three co-editors were funded for many years through the MARCO and DARPA funded Interconnect Focus Center (IFC) as well as the DARPA funded 3D IC Program; our 3D technology platform research, and this book, would not have been possible without this extended research support.

C.S. Tan is immensely grateful for the unfailing love and support from his wife, Lee Peng, without whom this book would not have been possible. He is currently supported by a Nanyang Assistant Professorship at the Nanyang Technological University. His research is generously supported by a grant from the Semiconductor Research Corporation (SRC), USA, through a subcontract from the Interconnect and Packaging Center at Georgia Institute of Technology, a seedling fund from Defence Advanced Research Program Agency (DARPA), USA, as well as the Defence Science and Technology Agency (DSTA) in Singapore. K.N. Chen would like to acknowledge funding supports from the National Science Council, Taiwan, as well as 3D IC research supports from the National Chiao Tung University, IBM T.J. Watson Research Center, and Massachusetts Institute of Technology. S. J. Koester is gratefully with support from the University of Minnesota.

Last but not least, we are extremely thankful to authors who accepted our invitation and contributed chapters to this book. We hope that the readers will find this book useful in their pursuit of 3D technology. Please do not hesitate to contact us if you have any comments or suggestions.

### **Chuan Seng Tan**

tancs@ntu.edu.sg USA

### **Kuan-Neng Chen**

knchen@mail.nctu.edu.tw Taiwan

## Steven J. Koester

skoester@umn.edu USA May 2011

## Contents

| Preface    |                                                                                                | v   |
|------------|------------------------------------------------------------------------------------------------|-----|
| Contents   |                                                                                                | vii |
| Chapter 1  | 3D Integration Technology – Introduction and Overview                                          | 1   |
|            | Chuan Seng Tan, Kuan-Neng Chen and<br>Steven J. Koester                                        |     |
| Chapter 2  | A Systems Perspective on 3D Integration:<br>What is 3D? And What is 3D Good For?               | 27  |
|            | Phil Emma and Eren Kursun                                                                      |     |
| Chapter 3  | Wafer Bonding Techniques                                                                       | 43  |
|            | Bioh Kim, Thorsten Matthias, Viorel Dragoi,<br>Markus Wimplinger and Paul Lindner              |     |
| Chapter 4  | TSV Etching                                                                                    | 71  |
|            | Paul Werbaneth                                                                                 |     |
| Chapter 5  | TSV Filling                                                                                    | 91  |
|            | Arthur Keigler                                                                                 |     |
| Chapter 6  | 3D Technology Platform: Temporary Bonding and Release                                          | 121 |
|            | Mark Privett                                                                                   |     |
| Chapter 7  | 3D Technology Platform: Wafer Thinning,<br>Stress Relief, and Thin Wafer Handling              | 139 |
|            | Scott Sullivan                                                                                 |     |
| Chapter 8  | Advanced Die-to-Wafer 3D Integration<br>Platform: Self-Assembly Technology                     | 153 |
|            | Takafumi Fukushima, Kang-Wook Lee,<br>Tetsu Tanaka and Mitsumasa Koyanagi                      |     |
| Chapter 9  | Advanced Direct Bond Technology                                                                | 175 |
|            | Paul Enquist                                                                                   |     |
| Chapter 10 | Surface Modification Bonding at Low<br>Temperature for Three-Dimensional<br>Hetero-Integration | 205 |
|            | Akitsu Shigetou                                                                                |     |

| viii Contents |
|---------------|
|---------------|

| Chapter 11 | Through Silicon Via Implementation in CMOS<br>Image Sensor Product                                                                                   | 231 |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|            | Xavier Gagnard and Nicolas Hotellier                                                                                                                 |     |
| Chapter 12 | A 300-mm Wafer-Level Three-Dimensional<br>Integration Scheme Using Tungsten Through-<br>Silicon Via and Hybrid Cu-Adhesive Bonding<br><i>Fei Liu</i> | 263 |
| Chapter 13 | Power Delivery in 3D IC Technology with a<br>Stratum Having an Array of Monolithic<br>DC-DC Point-of-Load (PoL) Converter Cells                      | 297 |
|            | Ron Rutman and Jian Sun                                                                                                                              |     |
| Chapter 14 | Thermal-Aware 3D IC Designs<br>Xiaoxia Wu, Yuan Xie and Vijaykirshnan<br>Narayanan                                                                   | 313 |
| Chapter 15 | 3D IC Design Automation Considering Dynamic Power and Thermal Integrity                                                                              | 335 |
|            | Hao Yu and Xiwei Huang                                                                                                                               |     |
| Chapter 16 | Outlook                                                                                                                                              | 351 |
|            | Ya Lan Yang                                                                                                                                          |     |
| Index      |                                                                                                                                                      | 367 |